Starten Sie Ihre Suche...


Durch die Nutzung unserer Webseite erklären Sie sich damit einverstanden, dass wir Cookies verwenden. Weitere Informationen

Partial Order-Based Decoding of Rate-1 Nodes in Fast Simplified Successive-Cancellation List Decoders for Polar Codes

Electronics. Bd. 11. H. 4. MDPI 2022 S. 560

Erscheinungsjahr: 2022

ISBN/ISSN: 2079-9292

Publikationstyp: Zeitschriftenaufsatz

Sprache: Englisch

Doi/URN: 10.3390/electronics11040560

Volltext über DOI/URN

GeprüftBibliothek

Inhaltszusammenfassung


Polar codes are the first family of error-correcting codes that can achieve channel capacity. Among the known decoding algorithms, Successive-Cancellation List (SCL) decoding supported by a Cyclic Redundancy Check (CRC) shows the best error-correction performance at the cost of a high decoding complexity. The decoding of Rate-1 nodes belongs to the most complex tasks in SCL decoding. In this paper, we present a new algorithm that largely reduces the number of considered candidates in a Rate-1...Polar codes are the first family of error-correcting codes that can achieve channel capacity. Among the known decoding algorithms, Successive-Cancellation List (SCL) decoding supported by a Cyclic Redundancy Check (CRC) shows the best error-correction performance at the cost of a high decoding complexity. The decoding of Rate-1 nodes belongs to the most complex tasks in SCL decoding. In this paper, we present a new algorithm that largely reduces the number of considered candidates in a Rate-1 node and generate all required candidates in parallel. For this purpose, we use a partial order of the candidate paths to prove that only a specified number of candidates needs to be considered. Further complexity reductions are achieved by an extended threshold-based path exclusion scheme at the cost of negligible error-correction performance loss. We present detailed Application-Specific Integrated Circuit (ASIC) implementation data on a 28 nm Fully Depleted Silicon on Insulator (FD-SOI) Complementary Metal-Oxide-Semiconductor (CMOS) technology for decoders with code length 128. We show that the new decoders outperform state-of-the-art reference decoders. For list size 8, improvements of up to 158.8% and 62.5% in area and energy efficiency are observed, respectively.» weiterlesen» einklappen

  • polar code
  • CRC-aided successive-cancellation list decoding
  • Rate-1 node
  • ASIC decoder implementations
  • parallel high-throughput architectures

Autoren


Kestel, Claus (Autor)
Griebel, Oliver (Autor)
Wehn, Norbert (Autor)

Klassifikation


DFG Fachgebiet:
Elektrotechnik und Informationstechnik

DDC Sachgruppe:
Ingenieurwissenschaften

Verbundene Forschungsprojekte


Verknüpfte Personen